# **University of Management and Technology**

### **Course Outline**

**Course title:** Computer Organization and Architecture

| Program           | BSEE                                            |
|-------------------|-------------------------------------------------|
| Credit Hours      | 3                                               |
| Duration          | One semester                                    |
| Prerequisites     | Digital Logic Design                            |
| Resource Person   | Faran Awais Butt<br>Ahmed Malik                 |
| Counseling Timing | See Office Window                               |
| (Room# )          |                                                 |
| Contact           | faran.butt@umt.edu.pk<br>ahmed.malik@umt.edu.pk |

| Chairman/Director signature |      |  |  |  |
|-----------------------------|------|--|--|--|
| Dean's signature            | Date |  |  |  |

### **Learning Objective:**

- Program MIPS using assembly language
- Translate higher language code (C) to assembly and machine languages
- Understand CPU / ALU design and evaluate its performance under a given scenario
- Understand conventional single and multi-cycle data path
- · Appreciate pros and cons of pipelined data path
- Comprehend virtual memory systems (storage disks, peripherals, etc)

### **Learning Methodology:**

Lecture, interactive, participative

#### **Grade Evaluation Criteria**

Following is the criteria for the distribution of marks to evaluate final grade in a semester.

| Marks Evaluation        | Marks in percentage |
|-------------------------|---------------------|
| Quizzes and Assignments | 25                  |
| Mid Term                | 25                  |
| Final exam              | 50                  |
| Total                   | 100                 |

#### **Recommended Text Books:**

Recommended Books:

**Text book:** Computer Organization and Design (The Hardware / Software Interface), D.A. Patterson and J.L. Hennessy (5<sup>th</sup> Edition), 2013.

(The fifth edition of *Computer Organization and Design*-winner of a 2014 Textbook Excellence Award)

#### **Reference Book:**

1. Computer Architecture, 4<sup>th</sup> Edition: A Quantitative Approach D.A. Patterson and J.L. Hennessy, 2007.

## Calendar of Course contents to be covered during semester

Course code: EE227 Course title: Computer Organization and Architecture

| Week | Course Contents                                                                                                                         | Reference Chapter(s)                                  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| 1    | Basic Introduction History System Level View Introduction to MIPS Processor Technologies for Building Processors and Memory Performance | Chapter 1:<br>Computer Abstractions<br>And Technology |
| 2    | Introduction Operations of the Computer Hardware Operands of the Computer Hardware Signed and Unsigned Numbers                          | Chapter 2:<br>Language of the<br>Computer             |
| 3    | Representing Instructions in the Computer Logical Operations Instructions for Making Decisions                                          | Chapter 2:<br>Language of the<br>Computer             |
| 4    | Supporting Procedures in Computer Hardware  MIPS Addressing for 32-bit Immediates and Addresses                                         | Chapter 2:<br>Language of the<br>Computer             |

|    | Introduction                                                       | Chapter 3:                |
|----|--------------------------------------------------------------------|---------------------------|
|    | Addition and Subtraction Multiplication                            | Arithmetic for            |
|    |                                                                    | Computers                 |
| 5  |                                                                    |                           |
|    |                                                                    |                           |
|    | Division Floating Point                                            | Chapter 3: Arithmetic for |
|    | Trouting Form                                                      | Computers                 |
| 6  |                                                                    |                           |
| 0  |                                                                    |                           |
|    | Introduction                                                       | Chapter 4:                |
|    | Logic Design Conventions                                           |                           |
|    |                                                                    | The Processor             |
| 7  |                                                                    |                           |
|    |                                                                    |                           |
|    | Mid Term Examination                                               |                           |
|    |                                                                    |                           |
|    |                                                                    |                           |
| 8  |                                                                    |                           |
|    |                                                                    |                           |
|    | Building a Datapath                                                | Chapter 4:                |
|    |                                                                    | The Processor             |
|    |                                                                    |                           |
| 9  |                                                                    |                           |
|    |                                                                    |                           |
|    |                                                                    | Chapter 4:                |
|    | Completion of Data path and Control A Simple Implementation Scheme | The Processor             |
|    | 11 Simple implementation sentine                                   |                           |
| 10 |                                                                    |                           |
|    |                                                                    |                           |
|    |                                                                    |                           |

| 11 | An Overview of Pipelining Pipelined Datapath and Control            | Chapter 4:<br>The Processor                  |
|----|---------------------------------------------------------------------|----------------------------------------------|
| 12 | Data Hazards: Forwarding versus Stalling Control Hazards Exceptions | Chapter 4:<br>The Processor                  |
| 13 | Introduction Memory Technologies The Basics of Caches               | Chapter 5:<br>Exploiting Memory<br>Hierarchy |
| 14 | Measuring and Improving Cache Performance                           | Chapter 5:<br>Exploiting Memory<br>Hierarchy |
| 15 | Virtual Memory (tentative)                                          | Chapter 5:<br>Exploiting Memory<br>Hierarchy |